

#### **Feature**

- Precision MEMS process
- High performance, shielded, Micro-cavity structure
- Silicon substrate, 50Ω CPW output
- Au wire bonding, for MCM applications

## **Environmental Specifications**

| Operating Temperature | -55℃~+85℃    |  |
|-----------------------|--------------|--|
| Storage Temperature   | -55°C∼+125°C |  |
| Max. Input Power      | 35dBm        |  |

## Electrical Specifications(T<sub>A</sub>=+25°C)

| Parameter             | Min.           | Тур.  | Max. | Unit |
|-----------------------|----------------|-------|------|------|
| Center Freq. (f₀)     | -              | 12.25 | -    | GHz  |
| Pass Band             | 11.7           | -     | 12.8 | GHz  |
| Ripple in Pass band   | -              | -     | 1    | dB   |
| Insertion Loss @ fo   | -              | -     | 1.6  | dB   |
| Return Loss           | 10             | -     | -    | dB   |
| Out of band           | ≥40@DC~10.3GHz |       |      | dB   |
| Attenuation           | ≥40@14.1~20GHz |       |      | dB   |
| Group Delay Variation | ≤2@11.7~12.8 n |       |      |      |
| Linear Phase          | ≤±4@ 11.7~12.8 |       |      |      |

S2P file name: SiMS12R25\_1R1-4D2.s2p

# **Outline Drawing**



| Symbol   | Value (mm) |         |      |  |
|----------|------------|---------|------|--|
| Syrribor | Min.       | Nominal | Max. |  |
| А        | 5.4        | -       | 5.5  |  |
| В        | 3.9        | -       | 4.0  |  |

## **Typical Test Curves**

Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Insertion Loss & Return Loss VS Frequency (T<sub>A</sub>=25°C)



Broadband Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



## **Recommended Assembly Diagrams**



### **Application Notes:**

- 1. The chip is back-metalized and can be die mounted with AuSn eutectic performs or with electrically conductive epoxy (for example ME8456).
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion. (2.9ppm/°C) with Silicon, thickness 0.2mm max.
- 3. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 4. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 5. Recommended to use T structure as below for bonding.



6. If you have any questions, please contact us.