

#### **Feature**

- Precision MEMS process
- High performance, shielded, Micro-cavity structure
- Silicon substrate, 50Ω CPW output
- Au wire bonding, for MCM applications

# **Environmental Specifications**

| Operating Temperature | -55℃~+85℃    |  |
|-----------------------|--------------|--|
| Storage Temperature   | -55°C∼+125°C |  |
| Max. Input Power      | 35dBm        |  |

# Electrical Specifications(T<sub>A</sub>=+25°C)

| Parameter             | Min.                | Тур.  | Max. | Unit |
|-----------------------|---------------------|-------|------|------|
| Center Freq. (f₀)     | -                   | 34.75 | -    | GHz  |
| Pass Band             | 33.9                | -     | 35.6 | GHz  |
| Ripple in Pass band   | -                   | -     | 1    | dB   |
| Insertion Loss @ f₀   | -                   | -     | 2.5  | dB   |
| Return Loss           | 18                  | -     | -    | dB   |
| Out of band           | ≥30@32.8GHz&36.5GHz |       |      | dB   |
|                       | ≥40@32              | dB    |      |      |
| Attenuation           | ≥50@D0              | dB    |      |      |
| Group Delay Variation | ≤0.6@33.9~35.6GHz   |       |      | ns   |
| Linear Phase          | ≤±15@33.9~35.6GHz   |       |      | 0    |

S2P file name: SiMF34R75\_1R7-7W2.s2p

# **Outline Drawing**



| Symbol | Value (mm) |         |      |
|--------|------------|---------|------|
|        | Min.       | Nominal | Max. |
| А      | 6.4        | -       | 6.5  |
| В      | 3.4        | -       | 3.5  |

### **Typical Test Curves**

Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Insertion Loss & Return Loss VS Frequency (T<sub>A</sub>=25°C)



Broadband Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



# **Recommended Assembly Diagrams**



#### **Application Notes:**

- 1. The chip is back-metalized and can be die mounted with AuSn eutectic performs or with electrically conductive epoxy (for example ME8456).
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion. (2.9ppm/°C) with Silicon, thickness 0.2mm max.
- 3. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 4. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 5. Recommended to use T structure as below for bonding.



6. If you have any questions, please contact us.