

#### **Feature**

Pass Bands:  $0.65 \text{GHz} \sim 0.95 \text{GHz}$ ,  $0.89 \text{GHz} \sim 1.4 \text{GHz}$ ,  $1.34 \text{GHz} \sim 2 \text{GHz}$ ,  $1.94 \text{GHz} \sim 3 \text{GHz}$ ;

Insertion Loss in pass bands: ≤9dB Isolation between pass bands: ≥30dB

Size: 5.3x5.8x0.1mm

## Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage       | -1V~+5V    |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125℃  |

### **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1        | Pass band 2        | Unit |
|----------------|--------------------|--------------------|------|
| Freq. Range    | 0.65 ~ 0.95        | 0.89 ~ 1.4         | GHz  |
| Insertion Loss | <b>≤</b> 7.7       | ≤9                 | dB   |
| Rejection      | ≥30@0.48GHz&1.3GHz | ≥30@0.7GHz&1.78GHz | dBc  |
| VSWR           | ≤1.8               |                    | _    |

# **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3                        | Pass band 3 Pass band 4 |     |
|----------------|------------------------------------|-------------------------|-----|
| Freq. Range    | 1.34 ~ 2                           | 1.94 ~ 3                | GHz |
| Insertion Loss | ≤7.7                               | <b>≤</b> 7.3            | dB  |
| Rejection      | ≥30@1GHz&2.68GHz ≥30@1.5GHz&3.6GHz |                         | dBc |
| VSWR           | ≤1.8                               |                         | _   |

S2P file name: BWSBF-R65\_3-5.s2p



# **Typical Test Curves**





Pass band 2 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 4 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Return Loss VS Frequency (T<sub>A</sub>=25°C)





### Mechanical Specification



#### **Truth Table**

| Control Voltage (VEE=-5V)        |    |    | Pass bands |    |                 |  |
|----------------------------------|----|----|------------|----|-----------------|--|
| V1                               | V2 | V3 | V4         | V5 | Pass Danus      |  |
| 0                                | 1  | 1  | 1          | 1  | 0.65GHz~0.95GHz |  |
| 1                                | 0  | 1  | 1          | 1  | 0.89GHz~1.4GHz  |  |
| 1                                | 1  | 0  | 1          | 1  | 1.34GHz~2GHz    |  |
| 1                                | 1  | 1  | 0          | 1  | 1.94GHz~3GHz    |  |
| 1                                | 1  | 1  | 1          | 0  | _               |  |
| Status: Low (0) 0V; High (1) +5V |    |    |            |    |                 |  |

#### **PINS Definitions**

| Pin No.           | Symbol             | Description            |
|-------------------|--------------------|------------------------|
| 1, 4              | RFin, RFout        | RF Input, RF<br>Output |
| 6, 7, 8, 9,<br>10 | V1, V2, V3, v4, v5 | Control ports          |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

## **Recommended Assembly Diagrams**



### **Functional Diagram**



### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.