

#### **Feature**

Pass Bands: 1.5GHz ~ 3.8GHz, 2.9GHz ~ 4.6GHz, 3.8GHz ~ 5.5GHz, 4.6GHz ~ 7GHz;

Insertion Loss in pass bands: ≤6.2dB Isolation between pass bands: ≥30dB

Size: 4.35x3.4x0.1mm

### **Description**

This device is a PIN monolithic integrated switch filter bank chip. Adopt +5V/-5V logic control, operating current is 25mA typ. and switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

# **Absolute Rating**

| Control Voltage       | -1.5V~+6V  |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125°C |

# **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1                         | Pass band 2         | Unit |
|----------------|-------------------------------------|---------------------|------|
| Freq. Range    | 1.5~3.8                             | 2.9~4.6             | GHz  |
| Insertion Loss | ≤6                                  | ≤6.2                | dB   |
| Rejection      | ≥20@1GHz&4.65GHz ≥20@2.1GHz&5.35GHz |                     | dBc  |
|                | ≥40@0.78GHz&5.4GHz                  | ≥40@1.83GHz&5.75GHz | dBc  |
| VSWR           | ≤1.8                                |                     | _    |

# Electrical Specifications 2 (T<sub>A</sub>=+25°C)

| Spec.               | Pass band 3         | Pass band 4        | Unit |
|---------------------|---------------------|--------------------|------|
| Freq. Range         | 3.8~5.5             | 4.6~7              | GHz  |
| Insertion Loss ≤6.2 |                     | ≤6.2               | dB   |
| Rejection           | ≥20@2.95GHz&6.4GHz  | ≥20@3.89GHz&7.9GHz | dBc  |
|                     | ≥40@2.44GHz&6.87GHz | ≥40@3.7GHz&8.32GHz | dBc  |
| VSWR                | ≤1.8                |                    | _    |

S2P file name: BWSBF-2\_6-4.s2p



# **Typical Test Curves**















### **Mechanical Specification**



#### **Truth Table**

| Control Voltage |                                   |    |    | 5 1 1         |  |
|-----------------|-----------------------------------|----|----|---------------|--|
| V1              | V2                                | V3 | V4 | Pass bands    |  |
| 0               | 1                                 | 1  | 1  | 1.5GHz~3.8GHz |  |
| 1               | 0                                 | 1  | 1  | 3.8GHz~5.5GHz |  |
| 1               | 1                                 | 0  | 1  | 2.9GHz~4.6GHz |  |
| 1               | 1                                 | 1  | 0  | 4.6GHz~7GHz   |  |
|                 | Status: Low (0) -5V; High (1) +5V |    |    |               |  |

Remarks: There are internal current-limiting resistors. When current of each channel is higher than 20mA, external resistors can be properly adjusted.

#### **PINS Definitions**

| Pin No. | Symbol      | Description         |  |
|---------|-------------|---------------------|--|
| 3,4     | RFin, RFout | RF Input, RF Output |  |
| 1,2,5,6 | V1,V2,V3,V4 | Control ports       |  |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100 $\mu$  \*100 $\mu$ , which is 50 $\mu$  away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

# **Recommended Assembly Diagrams**



# **Functional Diagram**



#### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C  $\,$  within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.