

#### **Feature**

Pass Bands: 1.7GHz ~ 2.65GHz, 2.05GHz ~ 3.55GHz, 2.95GHz ~ 4.85GHz, 4.25GHz ~ 6.55GHz, 5.95GHz ~ 8.95GHz, 8.35GHz ~ 12.3GHz

Insertion Loss in pass bands: ≤8dB Isolation between pass bands: ≥30dB

Size: 5.5x5x0.15mm

## Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

## **Absolute Rating**

| Control Voltage       | -1V~+5V    |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125℃  |

# **Electrical Specifications 1** ( $T_A$ =+25°C)

| Spec.          | Pass band 1                       | Pass band 2 | Unit |
|----------------|-----------------------------------|-------------|------|
| Freq. Range    | 1.7~2.65                          | 2.05~3.55   | GHz  |
| Insertion Loss | €8                                | ≤8          | dB   |
| Rejection      | ≥20@0.98&3.36GHz ≥20@0.92&4.67GHz |             | dBc  |
| VSWR           | ≤2                                |             | _    |

# **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3      | Pass band 4     | Unit |
|----------------|------------------|-----------------|------|
| Freq. Range    | 2.95~4.85        | 4.25~6.55       | GHz  |
| Insertion Loss | ≤8               | <b>≤</b> 8      | dB   |
| Rejection      | ≥20@1.52&6.28GHz | ≥20@2.52&8.3GHz | dBc  |
| VSWR           | ≤2               |                 | _    |

# **Electrical Specifications 3** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 5     | Pass band 6      | Unit |
|----------------|-----------------|------------------|------|
| Freq. Range    | 5.95~8.95       | 8.35~12.3        | GHz  |
| Insertion Loss | ≤8              | ≤8               | dB   |
| Rejection      | ≥20@3.7&11.2GHz | ≥20@6.35&14.5GHz | dBc  |



| VSWR | ≤2 | _ |
|------|----|---|

S2P file name: PDSBF6-1R7\_12R3.s2p

## **Typical Test Curves**





















# **Mechanical Specification**



#### **Truth Table**

| Control Voltage                  |    |    | Pass bands |    |                 |
|----------------------------------|----|----|------------|----|-----------------|
| V1                               | V2 | V3 | V4         | V5 | Pass Danus      |
| 1                                | 0  | 0  | 1          | 0  | 1.7 ~ 2.65GHz   |
| 0                                | 1  | 0  | 0          | 1  | 2.05 ~ 3.55 GHz |
| 1                                | 0  | 1  | 0          | 0  | 2.95 ~ 4.85 GHz |
| 0                                | 1  | 0  | 1          | 0  | 4.25 ~ 6.55 GHz |
| 1                                | 0  | 0  | 0          | 1  | 5.95 ~ 8.95 GHz |
| 0                                | 1  | 1  | 0          | 0  | 8.35 ~ 12.3 GHz |
| Status: Low (0) 0V; High (1) +5V |    |    |            |    |                 |

#### **PINS Definitions**

| Pin No. | Symbol           | Description        |
|---------|------------------|--------------------|
| 1       | RFin             | RF Input           |
| 2       | RFout RF Output  |                    |
| 3, 9    | VEE              | Power Supply ports |
| 4       | V5               | Control ports      |
| 5       | V4               | Control ports      |
| 6       | V3               | Control ports      |
| 7       | V2               | Control ports      |
| 8       | V1 Control ports |                    |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

# **Recommended Assembly Diagrams**



## **Functional Diagram**



#### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion. ( $5.8 \times 10$ -6/) with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.