

#### Feature

Pass Bands: 0.2GHz ~ 0.3GHz, 0.3GHz ~ 0.45GHz, 0.45GHz ~ 0.7GHz, 0.7GHz ~ 1.1GHz, 1.1GHz ~ 1.8GHz, 1.8GHz ~ 3GHz; Insertion Loss in pass bands: ≤9dB Isolation between pass bands: ≥30dB Size: 5x6x0.15mm

# Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage       | -1V~+5V    |  |  |
|-----------------------|------------|--|--|
| Input Power           | 27dBm      |  |  |
| Storage Temperature   | -65~+150°C |  |  |
| Operating Temperature | -55~+125℃  |  |  |

## **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1                                      | Pass band 2 | Unit |
|----------------|--------------------------------------------------|-------------|------|
| Freq. Range    | 0.2~0.3                                          | 0.3~0.45    | GHz  |
| Insertion Loss | ≤8                                               | ≤8          | dB   |
| Rejection      | ejection ≥35@0.07GHz&0.45GHz ≥35@0.12GHz&0.65GHz |             | dBc  |
| VSWR           | ≤2                                               |             | _    |

# Electrical Specifications 2 (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3      | Pass band 4       | Unit |
|----------------|------------------|-------------------|------|
| Freq. Range    | 0.45~0.7         | 0.7~1.1           | GHz  |
| Insertion Loss | ≤9               | ≤9                | dB   |
| Rejection      | ≥35@0.15GHz&1GHz | ≥35@0.3GHz&1.5GHz | dBc  |
| VSWR           | ≤2               |                   | —    |

### **Electrical Specifications 3** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 5       | Pass band 6        | Unit |
|----------------|-------------------|--------------------|------|
| Freq. Range    | 1.1~1.8           | 1.8~3              | GHz  |
| Insertion Loss | tion Loss ≤9 ≤8.5 |                    | dB   |
| Rejection      | ≥35@0.4GHz&2.3GHz | ≥35@0.65GHz&3.7GHz | dBc  |



VSWR

≤2



S2P file name: PDSBF-R2\_3-6.s2p

## **Typical Test Curves**



Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 5 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)











Pass band 4 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 6 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)





### **Mechanical Specification**



# Truth Table

| Control Voltage (VEE=-5V)        |    |    | Pass bands |    |                |  |
|----------------------------------|----|----|------------|----|----------------|--|
| V1                               | V2 | V3 | V4         | V5 | Pass Danus     |  |
| 0                                | 1  | 0  | 0          | 1  | 0.2GHz~0.3GHz  |  |
| 1                                | 0  | 0  | 1          | 0  | 0.3GHz~0.45GHz |  |
| 0                                | 1  | 1  | 0          | 0  | 0.45GHz~0.7GHz |  |
| 1                                | 0  | 0  | 0          | 1  | 0.7GHz~1.1GHz  |  |
| 0                                | 1  | 0  | 1          | 0  | 1.1GHz~1.8GHz  |  |
| 1                                | 0  | 1  | 0          | 0  | 1.8GHz~3GHz    |  |
| Status: Low (0) 0V; High (1) +5V |    |    |            |    |                |  |

#### **PINS Definitions**

| Pin No.   | Symbol         | Description                    |
|-----------|----------------|--------------------------------|
| 1,2       | RFin, RFout    | RF Input, RF Output            |
| 4,5,6,7,8 | V1,V2,V3,V4,V5 | Control Ports                  |
| 3,9       | VEE            | Driver Power Supply<br>Voltage |

#### **Recommended Assembly Diagrams**



#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um  $\star 100 \mathrm{um}$  , which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

## **Functional Diagram**



### **Application Notes:**

1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.

2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.

- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C  $\,$  within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.