

#### **Feature**

Pass Bands:  $7.85 \, \text{GHz} \sim 8.65 \, \text{GHz}$ ,  $8.35 \, \text{GHz} \sim 9.15 \, \text{GHz}$ ,  $8.85 \, \text{GHz} \sim 9.65 \, \text{GHz}$ ,  $9.35 \, \text{GHz} \sim 10.15 \, \text{GHz}$ ;

Insertion Loss in pass bands: ≤7.5dB Isolation between pass bands: ≥30dB

Size: 4.5x4.5x0.15mm

### Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage         | -1V~+5.5V      |
|-------------------------|----------------|
| Current at Control port | 0.01mA ~ 0.1mA |
| Input Power             | 27dBm          |
| Storage Temperature     | -65~+150°C     |
| Operating Temperature   | -55~+125℃      |

# **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1      | Pass band 2 | Unit |
|----------------|------------------|-------------|------|
| Freq. Range    | 7.85-8.65        | 8.35-9.15   | GHz  |
| Insertion Loss | n Loss ≤7.5 ≤7.5 |             | dB   |
| <u> </u>       | ≥15@9.25GHz      | ≥15@9.75GHz | dBc  |
| Rejection      | ≥40@6.4GHz       | ≥40@6.9GHz  | dBc  |
| Ripple in BW   | ≤1.5             | dB          |      |
| VSWR           | ≤1.8             | _           |      |

# **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3                         | Pass band 4 | Unit |
|----------------|-------------------------------------|-------------|------|
| Freq. Range    | 8.85-9.65                           | 9.35-10.15  | GHz  |
| Insertion Loss | ≤7.5                                | €7.5        | dB   |
| Dairatian      | ≥15@8.25&10.25GHz ≥15@8.75&10.75GHz |             | dBc  |
| Rejection      | ≥40@7.4GHz                          | ≥40@7.9GHz  | dBc  |
| Ripple in BW   | ≤1.5                                |             | dB   |



| VSWR ≤1.8 — |
|-------------|
|-------------|

S2P file name: PDSBF4-8/10-5D9.s2p

# **Typical Test Curves**





Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 2 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 4 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Return Loss VS Frequency (T<sub>A</sub>=25°C)





### **Mechanical Specification**



#### **Truth Table**

| Driver Voltage (VEE=-5V) |    |            |    |               |
|--------------------------|----|------------|----|---------------|
| +5/0V Control            |    | Pass bands |    |               |
| V1                       | V2 | V3         | V4 |               |
| 0V                       | 5V | 5V         | 5V | 7.85-8.65GHz  |
| 5V                       | 0V | 5V         | 5V | 8.35-9.15GHz  |
| 5V                       | 5V | 0V         | 5V | 8.85-9.65GHz  |
| 5V                       | 5V | 5V         | 0V | 9.35-10.15GHz |

#### **PINS Definitions**

| Pin No.    | Symbol         | Description                    |
|------------|----------------|--------------------------------|
| 1, 2       | RF1, RF2       | RF Input, RF Output            |
| 3, 8       | VEE            | Driver Power Supply<br>Voltage |
| 4, 5, 6, 7 | V1, V2, V3, V4 | +5/0V Control ports            |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

### **Recommended Assembly Diagrams**

# **Functional Diagram**



### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.