

#### Feature

Pass Bands: 3.0GHz ~ 5.0GHz, 5.0GHz ~ 8.0GHz, 8.0GHz ~ 13.0GHz, 13GHz ~ 20GHz; Insertion Loss in pass bands:  $\leq 10$ dB Isolation between pass bands:  $\geq 30$ dB Size: 4x3x0.15mm

## Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage       | -1V~+5V    |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125℃  |

# **Electrical Specifications 1** ( $T_A$ =+25°C)

| Spec.          | Pass band 1                       | Pass band 2       | Unit |
|----------------|-----------------------------------|-------------------|------|
| Freq. Range    | 3.0~5.0                           | 5.0~8.0           | GHz  |
| Insertion Loss | ≤10                               | ≤9                | dB   |
| Rejection      | ≥20@1.8GHz&5.9GHz ≥20@3GHz&9.5GHz |                   | dBc  |
|                | ≥30@1.3GHz&6.1GHz                 | ≥30@2.5GHz&9.8GHz | dBc  |
| VSWR           | ≤2                                |                   | _    |

### Electrical Specifications 2 (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3                           | Pass band 4        | Unit |
|----------------|---------------------------------------|--------------------|------|
| Freq. Range    | 8.0~13.0                              | 13~20              | GHz  |
| Insertion Loss | ≤10                                   | ≤10                | dB   |
| Deiestier      | ≥20@6.6GHz&15.2GHz ≥20@9.4GHz&24.4GHz |                    | dBc  |
| Rejection      | ≥30@6.3GHz&15.5GHz                    | ≥30@8.4GHz&24.9GHz | dBc  |
| VSWR           | ≤2                                    |                    |      |

S2P file name: PDSBF-3\_20-4.s2p



# **Typical Test Curves**

Pass band 1 Insertion Loss VS Frequency ( $T_A=25^{\circ}C$ )



Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)







Pass band 2 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 4 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)









### Mechanical Specification



#### **PINS Definitions**

| Pin No.    | Symbol         | Description            |
|------------|----------------|------------------------|
| 1, 2       | RFin, RFout    | RF Input, RF<br>Output |
| 4, 5, 6, 7 | V1, V2, V3, V4 | Control ports          |

### **Recommended Assembly Diagrams**



## Truth Table

| Control Voltage (VEE=-5V)        |    | Pass bands |    |                |  |
|----------------------------------|----|------------|----|----------------|--|
| V1                               | V2 | V3         | V4 | Pass Danus     |  |
| 0                                | 1  | 1          | 0  | 3.0GHz~5.0GHz  |  |
| 1                                | 0  | 1          | 0  | 5.0GHz~8.0GHz  |  |
| 0                                | 1  | 0          | 1  | 8.0GHz~13.0GHz |  |
| 1                                | 0  | 0          | 1  | 13GHz~20GHz    |  |
| Status: Low (0) 0V; High (1) +5V |    |            |    |                |  |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm

3. Typical bond pad is 100um  $\star 100$ um, which is 50um away from chip edge.

4. The bottom of the device is gold plated, should be grounded.

### **Functional Diagram**



#### **Application Notes:**

1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.

2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion. ( $5.8 \times 10-6$ /) with GaAs.

3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.

- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.