

#### **Feature**

Pass Bands:  $6.0 \, \text{GHz} \sim 8.0 \, \text{GHz}$ ,  $8 \, \text{GHz} \sim 9 \, \text{GHz}$ ,  $9 \, \text{GHz} \sim 10 \, \text{GHz}$ ,  $10 \, \text{GHz} \sim 11 \, \text{GHz}$ ,  $11 \, \text{GHz} \sim 12 \, \text{GHz}$ ;

Insertion Loss in pass bands: ≤12.5dB Isolation between pass bands: ≥30dB

Size: 4.0x3.6x0.1mm

### Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage       | -1V~+5V    |  |
|-----------------------|------------|--|
| Input Power           | 27dBm      |  |
| Storage Temperature   | -65~+150°C |  |
| Operating Temperature | -55~+125°C |  |

# **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1        | Pass band 2      | Unit |
|----------------|--------------------|------------------|------|
| Freq. Range    | 6.0~8.0            | 8~9              | GHz  |
| Insertion Loss | ≤12.5              | ≤12.5            | dB   |
| Rejection      | ≥30@3.5GHz&11.5GHz | ≥30@6GHz&11.4GHz | dBc  |
| VSWR           | ≤2                 |                  | _    |

# **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3    | Pass band 4        | Pass band 5        | Unit |
|----------------|----------------|--------------------|--------------------|------|
| Freq. Range    | 9~10           | 10~11              | 11~12              | GHz  |
| Insertion Loss | ≤12.5          | ≤12.5              | ≤12.5              | dB   |
| Rejection      | ≥30@7GHz&12GHz | ≥30@8.2GHz&12.8GHz | ≥30@9.4GHz&14.6GHz | dBc  |
| VSWR           | ≤2             |                    |                    | _    |

S2P file name: BWSBF-6\_12-5.s2p



# **Typical Test Curves**

Pass band 1 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 2 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 4 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Pass band 5 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Insertion Loss VS Frequency (T<sub>A</sub>=25°C)



Return Loss VS Frequency (T<sub>A</sub>=25°C)





## Mechanical Specification



### **Truth Table**

| Voltage (VEE=-5V)                |    |    | D 1 1 |    |             |
|----------------------------------|----|----|-------|----|-------------|
| V1                               | V2 | V3 | V4    | V5 | Pass bands  |
| 1                                | 0  | 0  | 0     | 0  | Pass Band 1 |
| 0                                | 1  | 0  | 0     | 0  | Pass Band 2 |
| 0                                | 0  | 1  | 0     | 0  | Pass Band 3 |
| 0                                | 0  | 0  | 1     | 0  | Pass Band 4 |
| 0                                | 0  | 0  | 0     | 1  | Pass Band 5 |
| Status: Low (0) 0V; High (1) +5V |    |    |       |    |             |

### **PINS Definitions**

| Pin No. | Symbol      | Description         |  |
|---------|-------------|---------------------|--|
| 1,2     | RFin, RFout | RF Input, RF Output |  |
| 4,5,6,7 | V1,V2,V3,V4 | Control ports       |  |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

## **Recommended Assembly Diagrams**



### **Functional Diagram**



#### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.