

#### **Feature**

Pass Bands: 2.0GHz~3.0GHz, 2.8GHz~3.8GHz, 3.8GHz~5.2GHz, 5.0GHz~6.8GHz;

Insertion Loss in pass bands: ≤6dB Isolation between pass bands: ≥30dB

Size: 4.0x3.5x0.1mm

### Description

This device is a GaAs monolithic integrated FET switch filter bank chip. Adopt 0V/-5V logic control; switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

### **Absolute Rating**

| Control Voltage       | -1.5V~+6V  |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125°C |

# **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1        | Pass band 2         | Unit |
|----------------|--------------------|---------------------|------|
| Freq. Range    | 2.0~3.0            | 2.8~3.8             | GHz  |
| Insertion Loss | ≤6                 | ≤6                  | dB   |
| 5              | ≥20@1.55GHz&3.6GHz | ≥20@2.25GHz&4.65GHz | dBc  |
| Rejection      | ≥40@1.3GHz&3.8GHz  | ≥40@1.9GHz&4.95GHz  | dBc  |
| VSWR           | ≤2                 |                     |      |

### **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3       | Pass band 4       | Unit |
|----------------|-------------------|-------------------|------|
| Freq. Range    | 3.8~5.2           | 5.0~6.8           | GHz  |
| Insertion Loss | ≤6                | ≤6                | dB   |
| Rejection      | ≥20@2.9GHz&6.3GHz | ≥20@4GHz&8GHz     | dBc  |
| Rejection      | ≥40@2.5GHz&7GHz   | ≥40@3.2GHz&8.4GHz | dBc  |
| VSWR           | ≤2                |                   |      |

S2P file name: BWSBF-2\_6R8-4.s2p



# **Typical Test Curves**





### **Mechanical Specification**



#### **Truth Table**

| Control Voltage (VEE=5V)          |    |    |    | D 1 1         |
|-----------------------------------|----|----|----|---------------|
| V1                                | V2 | V3 | V4 | Pass bands    |
| -1                                | 0  | 0  | 0  | 2.0GHz~3.0GHz |
| 0                                 | -1 | 0  | 0  | 2.8GHz~3.8GHz |
| 0                                 | 0  | -1 | 0  | 3.8GHz~5.2GHz |
| 0                                 | 0  | 0  | -1 | 5.0GHz~6.8GHz |
| Status: Low (0) 0V; High (-1) -5V |    |    |    |               |

#### **PINS Definitions**

| Pin No. | . Symbol Description |                     |
|---------|----------------------|---------------------|
| 1,2     | RFin, RFout          | RF Input, RF Output |
| 4,5,6,7 | V1,V2,V3,V4          | Control ports       |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

### **Recommended Assembly Diagrams**



# **Functional Diagram**



### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion. ( $5.8 \times 10-6/$ ) with GaAs.
- 3. Recommend using  $\Phi 25 um$  Au wire for bonding, whose length is around 200 um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.