

#### **Feature**

Pass Bands: 3.27GHz ~ 3.57GHz, 3.52GHz ~ 3.82GHz, 3.77GHz ~ 4.07GHz, -;

Insertion Loss in pass bands: ≤8dB Isolation between pass bands: ≥30dB

Size: 5x4.5x0.15mm

## Description

This device is a FET switch filter bank MMIC based on GaAs processing. Adopt +5V/0V logic control, switching time is less than 30ns typ. It has low loss, excellent isolation, and high integration.

The metallization processing of thru-holes on the plate ensures good grounding. Extra grounding measures aren't required, which is easy for application. The back metallization is suitable for eutectic sintering or conductive adhesive sticking processes.

#### **Absolute Rating**

| Control Voltage       | -1V~+5V    |
|-----------------------|------------|
| Input Power           | 27dBm      |
| Storage Temperature   | -65~+150°C |
| Operating Temperature | -55~+125℃  |

# **Electrical Specifications 1** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 1 | Pass band 2 | Unit |
|----------------|-------------|-------------|------|
| Freq. Range    | 3.27~3.57   | 3.52~3.82   | GHz  |
| Insertion Loss | ≤7.5        | ≤7.5        | dB   |
| Rejection -    | ≥32@2.87GHz | ≥32@3.12GHz | dBc  |
|                | ≥32@3.97GHz | ≥32@4.22GHz | dBc  |
| VSWR           | ≤1.8        |             | _    |

## **Electrical Specifications 2** (T<sub>A</sub>=+25°C)

| Spec.          | Pass band 3 | Pass band 4 | Unit |
|----------------|-------------|-------------|------|
| Freq. Range    | 3.77~4.07   | -           | GHz  |
| Insertion Loss | ≤7.5        | -           | dB   |
| Rejection      | ≥32@3.37GHz | -           | dBc  |
|                | ≥32@4.47GHz | -           | dBc  |
| VSWR           | ≤1.8        |             | _    |

S2P file name: PDSBF4-6R85\_10R15-5D7.s2p



# **Typical Test Curves**





Pass band 3 Insertion Loss VS Frequency (T<sub>A</sub>=25°C)









## Mechanical Specification



#### **Truth Table**

| Control Voltage (VEE=+5V)        |    | Pass bands   |  |
|----------------------------------|----|--------------|--|
| V1                               | V2 | Pass Danus   |  |
| 0                                | 0  | 3.27-3.57GHz |  |
| 1                                | 0  | 3.52-3.82GHz |  |
| 0                                | 1  | 3.77-4.07GHz |  |
| 1                                | 1  | _            |  |
| Status: Low (0) 0V; High (1) +5V |    |              |  |

#### **PINS Definitions**

| Pin No. | Symbol | Description        |
|---------|--------|--------------------|
| 1       | RFin   | RF Input           |
| 2, 3    |        | RF Output          |
| 4       | RFout  | RF Output          |
| 5       | V2     | Control ports      |
| 6       | V1     | Control ports      |
| 7       | VEE    | Power Supply ports |

#### Notes:

- 1. Dimensions are um. Tolerance: ±0.05mm
- 2. Die thickness is 0.1mm
- 3. Typical bond pad is 100um \*100um, which is 50um away from chip edge.
- 4. The bottom of the device is gold plated, should be grounded.

## **Recommended Assembly Diagrams**



# **Functional Diagram**



#### **Application Notes:**

- 1. The chip is back-metallized and can be die-mounted with AuSn eutectic preforms or with electrically conductive epoxy.
- 2. The die should be assembled on carriers like Kovar or Mu-Cu which have same Coefficient of thermal expansion.  $(5.8 \times 10-6/)$  with GaAs.
- 3. Recommend using  $\Phi$ 25um Au wire for bonding, whose length is around 200um.
- 4. Sinter by AuSn (80/20), which doesn't exceed 300°C within 30 seconds max.
- 4. Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems.
- 5. Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.
- 6. The device is sensitive to ESD. ESD protection is required during storage and usage.
- 7. If you have any questions, please contact us.